DocumentCode :
3238408
Title :
SOI-CMOS technology with monolithically integrated active and passive RF devices on high resistivity SIMOX substrates
Author :
HÜrrich, A. ; HÜbler, P. ; Eggert, D. ; KÜck, H. ; Barthel, W. ; Budde, W. ; Raab, M.
Author_Institution :
Fraunhofer-Inst. of Integrated Circuits & Systems, Dresden, Germany
fYear :
1996
fDate :
30 Sep-3 Oct 1996
Firstpage :
130
Lastpage :
131
Abstract :
Summary form only given. A Silicon-On-Insulator (SOI) CMOS technology has been developed for microwave applications up to 5 GHz. The technology is based on a manufacturable, near-fully-depleted 0.8 μm CMOS-VLSI technology with very high resistivity SIMOX substrate, typically >10 kΩcm. The thicknesses of gate oxide, silicon film and buried oxide are 10 nm, 100 nm and 400 nm, respectively. A TiSi2 self-aligned silicide formation is used to lower the resistance of the gate and source/drain regions. The process is completed with a two-level AlSi metallization featuring TiN-barrier, tungsten plug and stacked contacts and vias. Barrier, tungsten plug and metallization reinforce the polycide gates for the RF transistors to further reduce the gate resistance. The two-level metallization is used for the fabrication of metal1-metal2 capacitors with SiO2 interlayer dielectric, planar RF inductors and metal coplanar waveguides. The RF SOI-CMOS process steps are similar to typical submicron CMOS processing steps except that well and field implants are eliminated in the SOI-CMOS technology
Keywords :
CMOS integrated circuits; SIMOX; coplanar waveguides; field effect MMIC; integrated circuit metallisation; 0.8 micron; 10 kohmcm; 10 to 400 nm; 5 GHz; AlSi; CPW; RF SOI-CMOS process; SOI-CMOS technology; Si; SiO2; SiO2 interlayer dielectric; TiN; TiN barrier; TiSi2; TiSi2 self-aligned silicide formation; W plug; capacitors; gate resistance reduction; high resistivity SIMOX substrates; metal coplanar waveguides; microwave applications; monolithically integrated active RF devices; monolithically integrated passive RF devices; near-fully-depleted VLSI technology; planar RF inductors; polycide gates; stacked contacts; two-level AlSi metallization; vias; CMOS technology; Conductivity; Manufacturing; Metallization; Microwave technology; Plugs; Radio frequency; Silicon on insulator technology; Substrates; Tungsten;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
SOI Conference, 1996. Proceedings., 1996 IEEE International
Conference_Location :
Sanibel Island, FL
ISSN :
1078-621X
Print_ISBN :
0-7803-3315-2
Type :
conf
DOI :
10.1109/SOI.1996.552528
Filename :
552528
Link To Document :
بازگشت