Title :
Implementation of Low Power Finite Impulse Response Primitive Operator Filters on FPGAs
Author :
Wells, I. ; Pell, D.
Abstract :
This paper describes the implementation of a low power Finite Impulse Response (FIR) primitive operator filter (POF) using a Xilinx XC2VP30 field programmable gate array (FPGA). The filter was compared with a standard FIR filter that used the FPGA´s internal multipliers. It was shown that the POF technique gave a modest power reduction, while filtering a 4 kHz signal, of 4.8 mW compared to the standard implementation.
Keywords :
FIR filters; field programmable gate arrays; low-power electronics; FIR filter; Xilinx XC2VP30 FPGA; field programmable gate array; low power finite impulse response primitive operator filter; Field programmable gate arrays; Finite impulse response filter; Low Power Filter; Multiplier Block; Multiplierless Filter; Primitive Operator Filter;
Conference_Titel :
Digital Signal Processing, 2007 15th International Conference on
Conference_Location :
Cardiff
Print_ISBN :
1-4244-0882-2
Electronic_ISBN :
1-4244-0882-2
DOI :
10.1109/ICDSP.2007.4288584