• DocumentCode
    3239463
  • Title

    Hierarchical systolic array design for full-search block matching motion estimation

  • Author

    Gebali, Fayez

  • Author_Institution
    Dept. of Electr. & Comput. Eng., Victoria Univ., BC, Canada
  • fYear
    2004
  • fDate
    18-21 Dec. 2004
  • Firstpage
    76
  • Lastpage
    80
  • Abstract
    We present here a hierarchical design methodology for the full-search block matching motion estimation. The methodology takes into account input data timing specifications and well as buffering requirements. System performance is manipulated by selecting some of the algorithm variables for pipelining or broadcasting. The design strategy also allows modifying time and hardware complexities at each level of the hierarchy in order to match system speed and hardware complexity to design specifications.
  • Keywords
    data compression; image matching; motion estimation; parallel algorithms; pipeline processing; systolic arrays; broadcasting; buffering requirement; data timing specification; full-search block matching; hierarchical design methodology; motion estimation; parallel algorithm; pipelining; systolic array design; video data compression; Broadcasting; Design methodology; HDTV; Hardware; Motion estimation; Multimedia communication; Pipeline processing; Systolic arrays; Timing; Video compression;
  • fLanguage
    English
  • Publisher
    ieee
  • Conference_Titel
    Signal Processing and Information Technology, 2004. Proceedings of the Fourth IEEE International Symposium on
  • Print_ISBN
    0-7803-8689-2
  • Type

    conf

  • DOI
    10.1109/ISSPIT.2004.1433692
  • Filename
    1433692