Title :
Modified Sakurai-Newton current model and its applications to CMOS digital circuit design
Author :
Mansour, Mohamed M. ; Mansour, Mohamed M. ; Mehrotra, Akhil
Author_Institution :
Dept. of Electr. & Comput. Eng., Illinois Univ., Urbana, IL, USA
Abstract :
This paper presents a model for estimating the drain current in deep submicron CMOS devices. The model presented is an extension of Sakurai and Newton´s model (SN-model), and hence is referred to as the modified SN-model (MSN-model). The proposed model preserves the simplicity of the SN-model while providing accurate drain current estimates for varying device widths. The transistor drain current values predicted by the proposed model are compared with HSPICE level 49 simulations for 0.25 μm and 0.18 μm CMOS processes. Manually computed current values for inverter circuits via the proposed model match HSPICE simulations on average to within 1.2% (3% maximum) over a wide range of transistor widths, fanouts, and input rise/fall times. Further this model is accurate in estimating the current in series-connected transistors having arbitrary widths, where the previous SN-model requires a delay degradation factor with transistors of equal sizes in order to work. The proposed model has been successfully incorporated into a senior level circuit design course at the University of Illinois at Urbana-Champaign.
Keywords :
CMOS digital integrated circuits; SPICE; integrated circuit design; integrated circuit modelling; 0.18 micron; 0.25 micron; HSPICE simulation; deep submicron CMOS device; digital circuit design; modified Sakurai-Newton model; transistor drain current; CMOS digital integrated circuits; CMOS process; Circuit simulation; Computational modeling; Degradation; Delay estimation; Digital circuits; Inverters; Predictive models; Semiconductor device modeling;
Conference_Titel :
VLSI, 2003. Proceedings. IEEE Computer Society Annual Symposium on
Print_ISBN :
0-7695-1904-0
DOI :
10.1109/ISVLSI.2003.1183354