Title :
A Lane Departure Warning System with FPGA modular design
Author :
Hsiao, Pei-Yung ; Hong, Jin-Hua ; Hsu, Chia-Chen ; Lin, Hsiao-Ping ; Huang, Shih-Shinh
Author_Institution :
Dept. of Electr. Eng., Nat. Univ. of Kaohsiung, Kaohsiung, Taiwan
Abstract :
The visual based Lane Departure Warning System (LDWS) is one of the emerging systems for reducing traffic accidents. In this paper, we extend our peak-finding based lane detection algorithm and the spatiotemporal based dual warning mechanisms to an integrated H/S co-design system. The proposed digital hardware scheme was built by extracting the regular high-computation modules from the entire LDWS algorithm. An innovative buffering circuit design, the Vertical Shifter (VS), is presented to speed up the in-circuit communication time. The whole system has been developed in an FPGA platform embedded with Nios II processor. Generally, our integrated H/S LDWS is capable of more flexible control capability associated with novel hardware accelerator in a system on a programmable chip (SOPC).
Keywords :
buffer circuits; computer vision; field programmable gate arrays; hardware-software codesign; road safety; system-on-chip; traffic engineering computing; FPGA modular design; LDWS algorithm; Nios II processor; SOPC; VS; buffering circuit design; digital hardware scheme; flexible control capability; hardware accelerator; in-circuit communication time; integrated H-S codesign system; lane departure warning system; peak-finding based lane detection algorithm; spatiotemporal based dual warning mechanisms; system on a programmable chip; traffic accident reduction; vertical shifter; Alarm systems; Algorithm design and analysis; Field programmable gate arrays; Hardware; Image edge detection; Image segmentation; Real time systems;
Conference_Titel :
Vehicular Electronics and Safety (ICVES), 2012 IEEE International Conference on
Conference_Location :
Istanbul
Print_ISBN :
978-1-4673-0992-9
DOI :
10.1109/ICVES.2012.6294275