DocumentCode :
3240867
Title :
Approximate logic circuits for low overhead, non-intrusive concurrent error detection
Author :
Choudhury, Mihir R. ; Mohanram, Kartik
Author_Institution :
Dept. of Electr. & Comput. Eng., Rice Univ., Houston, TX
fYear :
2008
fDate :
10-14 March 2008
Firstpage :
903
Lastpage :
908
Abstract :
This paper describes a scalable, technology-independent algorithm for the synthesis of approximate logic circuits. A low overhead, non-intrusive solution for concurrent error detection (CED) based on such circuits is described in this paper. CED based on approximate logic circuits does not impose any performance penalty on the original design. The proposed synthesis algorithm for approximate logic circuits scales with circuit size, and provides fine-grained trade-offs between area-power overhead and CED coverage.
Keywords :
error detection; high level synthesis; logic circuits; logic design; CED coverage; approximate logic circuits; area-power overhead; logic design; nonintrusive concurrent error detection; Boolean functions; CMOS technology; Circuit simulation; Circuit synthesis; Computer errors; Delay; Hardware; Iterative algorithms; Logic circuits; Network synthesis;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Design, Automation and Test in Europe, 2008. DATE '08
Conference_Location :
Munich
Print_ISBN :
978-3-9810801-3-1
Electronic_ISBN :
978-3-9810801-4-8
Type :
conf
DOI :
10.1109/DATE.2008.4484789
Filename :
4484789
Link To Document :
بازگشت