DocumentCode :
3240907
Title :
Parallel implementation of the full search block matching algorithm for motion estimation
Author :
Baglietto, P. ; Maresca, M. ; Migliaro, A. ; Migliardi, M.
Author_Institution :
DIST, Genoa Univ., Italy
fYear :
1995
fDate :
24-26 Jul 1995
Firstpage :
182
Lastpage :
192
Abstract :
Motion estimation is a key technique in most algorithms for video compression and particularly in the MPEG and H.261 standards. The most frequently used technique is based on a Full Search Block Matching Algorithm which is highly computing intensive and requires the use of special purpose architectures to obtain real-time performance. We propose an approach to the parallel implementation of the Full Search Block Matching Algorithm which is suitable for implementation on massively parallel architectures ranging from large scale SIMD computers to dedicated processor arrays realized in ASICs. While the first alternative can be used for the implementation of high performance coders the second alternative is particularly attractive for low cost video compression devices. This paper describes the approach proposed for the parallel implementation of the Full Search Block Matching Algorithm and the implementation of such an approach in an ASIC
Keywords :
VLSI; application specific integrated circuits; digital signal processing chips; image coding; motion estimation; parallel algorithms; parallel architectures; video signal processing; ASIC; H.261 standard; MPEG; dedicated processor arrays; full search block matching algorithm; high performance coders; large scale SIMD computers; low cost video compression devices; massively parallel architectures; motion estimation; parallel implementation; real-time performance; video coding; video compression; Application specific integrated circuits; Computer architecture; Concurrent computing; Costs; High performance computing; Large-scale systems; Motion estimation; Parallel architectures; Transform coding; Video compression;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Application Specific Array Processors, 1995. Proceedings. International Conference on
Conference_Location :
Strasbourg
ISSN :
1063-6862
Print_ISBN :
0-8186-7109-2
Type :
conf
DOI :
10.1109/ASAP.1995.522922
Filename :
522922
Link To Document :
بازگشت