Title :
The absolute need for physical verification and analysis of submicron circuits
Abstract :
The ever increasing signal speeds, finer feature sizes, greater chip sizes, lower power supply voltages, and increasing number of wiring levels dictated from now through the year 2010 by the Semiconductor Industry Association (SIA) Integrated Circuit (IC) Technology Roadmap lead to ever greater interconnect signal integrity problems as time evolves. To address this issue there must be more efficient and more accurate Electronic Design Automation (EDA) tools for layout parameter extraction and timing delay and crosstalk and power simulation and analysis
Keywords :
Delay; Electronic design automation and methodology; Electronics industry; Integrated circuit interconnections; Integrated circuit technology; Lead compounds; Parameter extraction; Timing; Voltage; Wiring;
Conference_Titel :
WESCON/'95. Conference record. 'Microelectronics Communications Technology Producing Quality Products Mobile and Portable Power Emerging Technologies'
Conference_Location :
San Francisco, CA, USA
Print_ISBN :
0-7803-2636-9
DOI :
10.1109/WESCON.1995.485261