DocumentCode :
3241302
Title :
Comparison of memory write policies for NoC based Multicore Cache Coherent Systems
Author :
De Massas, Pierre Guironnet ; Pétrot, Frédéric
Author_Institution :
TIMA Lab., Syst.-Level Synthesis Group, Grenoble
fYear :
2008
fDate :
10-14 March 2008
Firstpage :
997
Lastpage :
1002
Abstract :
The following study shows a direct comparison of memory write policies in Shared Memory Multicore Systems. Although there are much work and many studies about this issue, our work takes into account the difficulties related to on chip communication using network-like interconnects. Our study is based on cycle approximate bit accurate simulations (CABA) of platforms with up to 64 processors, modelling accurately all the aspects of multi-threaded program execution and memory accesses. Our main results show that write-through caches perform well compared to write-back ones, with a slightly simpler implementation and comparable traffic.
Keywords :
integrated circuit interconnections; network-on-chip; semiconductor storage; NoC; cycle approximate bit accurate simulations; memory write policies; multicore cache coherent systems; network like interconnects; on chip communication; shared memory multicore systems; Access protocols; Application software; Bandwidth; Delay; Hardware; Laboratories; Large-scale systems; Multicore processing; Network-on-a-chip; Throughput;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Design, Automation and Test in Europe, 2008. DATE '08
Conference_Location :
Munich
Print_ISBN :
978-3-9810801-3-1
Electronic_ISBN :
978-3-9810801-4-8
Type :
conf
DOI :
10.1109/DATE.2008.4484811
Filename :
4484811
Link To Document :
بازگشت