DocumentCode :
3241622
Title :
Design flow of reconfigurable embedded system architecture using LUTs/PLAs
Author :
Singh, S.K. ; Singh, R.K. ; Bhatia, M.P.S.
Author_Institution :
Uttarakhand Tech. Univ., Roorkee, India
fYear :
2012
fDate :
6-8 Dec. 2012
Firstpage :
385
Lastpage :
390
Abstract :
Hardware acceleration and optimization remarkably increases the performance of embedded systems built with reconfigurable computing devices. Reconfigurable computing perform with the help of Reconfigurable devices like FPGA which offer a technique for satisfying performance and flexibility simultaneously with the existing hardware resources for various computations. In this paper, hybrid architecture for reconfigurable embedded system (RES) is proposed which comprised of programmable logic arrays (PLAs) and Look up tables (LUTs) structures. Hybrid (LUTs/PLAs) structure for RES is recognised as Hybrid Reconfigurable Computing Architectures (HRCA). HRCA distributes the implemented digital circuit between LUT and PLA structures because some parts of digital circuit are well matched to implement through LUTs and some other parts are more benefited from product term like structure (PLAs). For several classes of high performance applications, HRCA offers significant savings in total computational delay and logic area comparison with a symmetrical FPGA which contain only LUTs. To address the performance of HRCA, a design flow concept is proposed and various design steps are defined and applied to perform experiments. Initially, results indicate that notable saving in computational delay and logic area of HRCA over symmetrical FPGA. Experiments are performed through MCNC benchmark circuit.
Keywords :
circuit optimisation; embedded systems; field programmable gate arrays; integrated circuit design; logic design; programmable logic arrays; reconfigurable architectures; table lookup; HRCA; MCNC benchmark circuit; RES; computational delay; design flow; digital circuit; hardware acceleration; hardware resource; hybrid LUT/PLA structure; hybrid reconfigurable computing architecture; logic area; look up table; optimization; programmable logic array; reconfigurable computing device; reconfigurable embedded system architecture; symmetrical FPGA; system performance; Benchmark testing; Programmable logic arrays; Table lookup; CPLD; Embedded system; FPGA; HRCA; Reconfigurable computing;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Parallel Distributed and Grid Computing (PDGC), 2012 2nd IEEE International Conference on
Conference_Location :
Solan
Print_ISBN :
978-1-4673-2922-4
Type :
conf
DOI :
10.1109/PDGC.2012.6449851
Filename :
6449851
Link To Document :
بازگشت