DocumentCode :
3241643
Title :
Latch Modeling for Statistical Timing Analysis
Author :
Shi, Sean X. ; Ramalingam, Anand ; Wang, Daifeng ; Pan, David Z.
Author_Institution :
Dept. of ECE, Univ. of Texas, Austin, TX
fYear :
2008
fDate :
10-14 March 2008
Firstpage :
1136
Lastpage :
1141
Abstract :
Latch based circuits are widely adopted in high performance circuits. But there is a lack of accurate latch models for doing timing analysis. In this paper, we propose a new latch delay model in the context of SSTA based on a new perspective of latch timing. The proposed latch model also takes into account the external timing variations such as data slew. The new latch model is integrated into SSTA by considering the timing analysis of both the combinational logic network and the clock distribution network simultaneously. The experimental results show that ignoring accurate latch modeling may lead to large errors (e.g., 50% at PDF peak).
Keywords :
clocks; combinational circuits; flip-flops; logic design; statistical analysis; clock distribution network; combinational logic network; latch modeling; statistical timing analysis; Circuits; Clocks; Context modeling; Delay effects; Flip-flops; Latches; Libraries; Logic; Performance analysis; Timing;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Design, Automation and Test in Europe, 2008. DATE '08
Conference_Location :
Munich
Print_ISBN :
978-3-9810801-3-1
Electronic_ISBN :
978-3-9810801-4-8
Type :
conf
DOI :
10.1109/DATE.2008.4484831
Filename :
4484831
Link To Document :
بازگشت