DocumentCode :
3241764
Title :
Investigation of interfacial delamination for Cu/low k structures during flip-chip packaging
Author :
Wang, Guotao ; Groothuis, Steven ; Merrill, Craig ; Ho, Paul S.
Author_Institution :
Lab. for Interconnect & Packaging, Texas Univ., Austin, TX, USA
Volume :
2
fYear :
2004
fDate :
1-4 June 2004
Firstpage :
211
Abstract :
Chip-packaging interaction is becoming a more and more interesting and critical issue during package assembly. Since traditional ILD material, TEOS, is being replaced by much weaker low k materials, packaging is suspected to affect the reliability of Cu/low k interconnects. Packaging induced interfacial delamination along low k material interfaces has been widely observed. Thermal deformation of a package is directly related to the reliability of Cu/low k interconnects located at the chip surface. In this paper, we will first review the experimental techniques for package thermal deformation measurement and interfacial fracture energy measurement for low k interfaces. Then 3D finite element analysis (FEA) based on a multilevel sub-modeling approach in combination with high-resolution moire interferometry is employed to examine the packaging effect on low k interconnect reliability. Packaging induced crack driving forces for low k interface delaminations are obtained. Our research results indicate that packaging assembly can significantly impact wafer-level reliability causing interfacial delamination to become a serious reliability concern for Cu/low k structures.
Keywords :
chip scale packaging; copper; cracks; deformation; delamination; dielectric materials; failure analysis; finite element analysis; flip-chip devices; fracture; integrated circuit interconnections; integrated circuit reliability; light interferometry; metal-insulator boundaries; thermal stresses; 3D finite element analysis; Cu; Cu-low permittivity structures; crack driving forces; flip-chip packaging; interfacial delamination; interfacial fracture energy; low dielectric interconnect reliability; moire interferometry; multilevel submodeling; packaging assembly; thermal deformation; wafer level reliability; Assembly; Delamination; Energy measurement; Finite element methods; Interferometry; Materials reliability; Packaging; Semiconductor device measurement; Surface cracks; Wafer scale integration;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Thermal and Thermomechanical Phenomena in Electronic Systems, 2004. ITHERM '04. The Ninth Intersociety Conference on
Print_ISBN :
0-7803-8357-5
Type :
conf
DOI :
10.1109/ITHERM.2004.1318285
Filename :
1318285
Link To Document :
بازگشت