DocumentCode :
3242312
Title :
A simple technique for locating gate-level faults in combinational circuits
Author :
Yamada, Teruhiko ; Yamazaki, Koji ; McCluskey, Edward J.
Author_Institution :
Dept. of Comput. Sci., Meiji Univ., Kawasaki, Japan
fYear :
1995
fDate :
23-24 Nov 1995
Firstpage :
65
Lastpage :
70
Abstract :
This paper presents a simple technique for locating single gate-level faults in combinational circuits. This technique consists of three processes; first, finding possible error sources from the observed errors, second, deducing possible faults from them and finally eliminating faults incapable of being in the circuit under test. Computer simulation was done for ISCAS´85 benchmark circuits to evaluate its performance. The computation time is very short while a high diagnostic resolution may not always be guaranteed. Therefore this would be useful as a preprocess for analyzing the physical defect by various tools such as scanning electron microscopy, electron beam probing and light emission microscopy
Keywords :
VLSI; circuit analysis computing; combinational circuits; computational complexity; digital simulation; electron probe analysis; fault diagnosis; integrated circuit testing; logic testing; optical microscopy; scanning electron microscopy; ISCAS´85 benchmark circuits; VLSI; combinational circuits; computation time; diagnostic resolution; electron beam probing; error sources; fault deduction; fault elimination; gate-level faults; light emission microscopy; physical defect analysis; scanning electron microscopy; Circuit analysis; Circuit faults; Combinational circuits; Error correction; Testing;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Test Symposium, 1995., Proceedings of the Fourth Asian
Conference_Location :
Bangalore
Print_ISBN :
0-8186-7129-7
Type :
conf
DOI :
10.1109/ATS.1995.485318
Filename :
485318
Link To Document :
بازگشت