DocumentCode
3242817
Title
Block-wise extraction of Rent´s exponents for an extensible processor
Author
Ahonen, Tapani ; Nurmi, Tero ; Nurmi, Jari ; Isoaho, Jouni
Author_Institution
Tampere Univ. of Technol., Finland
fYear
2003
fDate
20-21 Feb. 2003
Firstpage
193
Lastpage
199
Abstract
It is envisioned that future system-on-chip hardware platform designs will be based on reuse of a customizable processor core. Consequently, being able to quickly evaluate the key performance metrics associated with specific points in the design space becomes essential. Development of an early design phase performance estimation method for logic blocks of an extensible processor core is described. The processor blocks were systematically synthesized with varying constraints for reference and the corresponding Rent´s exponents were extracted from the results. The impact of synthesis-originated design space discontinuities on the accuracy of physical performance estimation was evaluated by applying linear regression on the resulting design points.
Keywords
CMOS digital integrated circuits; VLSI; circuit CAD; integrated circuit design; logic CAD; performance evaluation; statistical analysis; system-on-chip; Rent´s exponents; SoC hardware platform designs; XIRISC processor core; block-wise extraction; customizable processor core; early design phase performance estimation method; extensible processor; extensible processor core; linear regression; logic blocks; performance metrics; synthesis-originated design space discontinuities; system-on-chip; Delay estimation; Hardware; Integrated circuit interconnections; LAN interconnection; Logic design; Measurement; Phase estimation; Reduced instruction set computing; Space technology; System-on-a-chip;
fLanguage
English
Publisher
ieee
Conference_Titel
VLSI, 2003. Proceedings. IEEE Computer Society Annual Symposium on
Print_ISBN
0-7695-1904-0
Type
conf
DOI
10.1109/ISVLSI.2003.1183463
Filename
1183463
Link To Document