DocumentCode :
3242836
Title :
Programmable CMOS CNN chip for binary image processing
Author :
Molitiar-Solis, J.E. ; Gomez-Castafieda, F. ; Moreno-Cadenas, J.A.
Author_Institution :
VLSI Systems Laboratory, Electrical Engineering Department, CINVESTAV-IPN, Mexico City - Mexico
fYear :
2004
fDate :
8-10 Sept. 2004
Firstpage :
210
Lastpage :
213
Abstract :
At present, Cellular Neural Networks (CNN) in VLSI technology are powerful parallel structures with real-time image processing capabilities. In this context it is necessary to work on a simplified CNN idea from the hardware point of view (derived from the original CNN model proposed by Chua et al.) in order to design a more feasible CNN IC with lower complexity circuits. In this work, taking into account that many binary image tasks present a linearly separable feature, the original output function can be replaced by a step function. Analog multipliers can be substituted by simple analog multiplexers and we take advantage that all the signals can be unipolar. These features reduce the complexity of the circuits but preserving the computation in selected binary-image processing tasks. The circuits in our CMOS integrated circuit belong to the class of those in the design of mixed-signal systems with current-mode representation of signal-flow. The technology for these circuits is based on the n-well, 1.2-micron CMOS process offered by MOSlS to research groups in universities.
Keywords :
CMOS process; CMOS technology; Cellular neural networks; Image processing; Integrated circuit modeling; Laboratories; Multiplexing; Real time systems; Silicon; Very large scale integration;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Electrical and Electronics Engineering, 2004. (ICEEE). 1st International Conference on
Conference_Location :
Acapulco, Mexico
Print_ISBN :
0-7803-8531-4
Type :
conf
DOI :
10.1109/ICEEE.2004.1433878
Filename :
1433878
Link To Document :
بازگشت