DocumentCode :
3242842
Title :
An improved hierarchical test generation technique for combinational circuits with repetitive sub-circuits
Author :
Chakrabarti, D.R. ; Jain, Ajai
Author_Institution :
Dept. of Comput. Sci. & Eng., Indian Inst. of Technol., Kanpur, India
fYear :
1995
fDate :
23-24 Nov 1995
Firstpage :
237
Lastpage :
243
Abstract :
An improved hierarchical testing algorithm for combinational circuits with repetitive sub-circuits using the bus fault model has been proposed. This model exploits the regularity of a circuit by grouping together identical gate-level sub-circuits into high-level sub-circuits. Though the existing test generation techniques using this model reduces the required time substantially in many cases, it fails on encountering incompatibility between the inputs and outputs of high-level modules. The algorithm proposed helps in resolving high level incompatibility. The concept of a state transition graph has been used and it has been shown that resolving incompatibility at the high level is equivalent to finding a loop in the state transition graph. The technique is hierarchical in the sense that the original modeled high-level circuit is sub-divided into a number of components as soon as an incompatibility is encountered. The results of implementation of the algorithm for a class of combinational circuits indicate a significant reduction in the test generation time and complete fault coverage thus validating our technique
Keywords :
automatic test software; combinational circuits; computational complexity; design for testability; fault diagnosis; high level synthesis; logic CAD; logic testing; signal flow graphs; ATPG; bus fault model; combinational circuits; complete fault coverage; design for testability; hierarchical test generation technique; hierarchical testing algorithm; high level incompatibility; high-level subcircuits; repetitive subcircuits; state transition graph; test generation time; Adders; Algorithm design and analysis; Circuit faults; Circuit testing; Combinational circuits; Computer science; Design for testability; Integrated circuit testing; Logic testing; Power generation;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Test Symposium, 1995., Proceedings of the Fourth Asian
Conference_Location :
Bangalore
Print_ISBN :
0-8186-7129-7
Type :
conf
DOI :
10.1109/ATS.1995.485342
Filename :
485342
Link To Document :
بازگشت