DocumentCode :
3243037
Title :
Hardware-only compression to reduce cost and improve utilization of address buses
Author :
Liu, Jiangjiang ; Mahapatra, Nihar R. ; Sundaresan, Krishnan
Author_Institution :
Dept. of Comput. Sci. & Eng., State Univ. of New York, USA
fYear :
2003
fDate :
20-21 Feb. 2003
Firstpage :
220
Lastpage :
221
Abstract :
Communication components (address, instruction, and data buses and associated hardware like I/O pins, pads, and buffers) are contributing increasingly to the area/cost and power consumption of microprocessor systems. To decrease costs due to address buses, we propose to use narrow widths for underutilized buses (hardware-only compression) to transmit information in multiple cycles. We analyze performance and power consumption overheads of hardware-only compression and investigate the use of "address concatenation" to mitigate performance loss and address offsets and XORs to reduce power consumption overheads.
Keywords :
data compression; performance evaluation; storage allocation; system buses; address buses; address concatenation; hardware-only compression; information transmission; memory system; microprocessor systems; multiple cycles; performance analysis; power consumption overheads reduction; Capacitance; Circuits; Costs; Data buses; Encoding; Energy consumption; Hardware; Microprocessors; Performance loss; Pins;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
VLSI, 2003. Proceedings. IEEE Computer Society Annual Symposium on
Print_ISBN :
0-7695-1904-0
Type :
conf
DOI :
10.1109/ISVLSI.2003.1183475
Filename :
1183475
Link To Document :
بازگشت