DocumentCode :
3243043
Title :
A Modal of ATS Hardware and UUTS using the Graph Theory and Its Application
Author :
Weibin, Wang ; Zhanzhong, Tan
Author_Institution :
Beijing Univ. of Aeronaut. & Astronaut., Beijing
fYear :
2006
fDate :
18-21 Sept. 2006
Firstpage :
378
Lastpage :
385
Abstract :
In the test program (TP) programming course, the testing or stimulating paths are usually searched manually. Using this approach may lead to path conflict, which would damage the unit under test (UUT) and the ATS. This paper introduces a model of ATS hardware and UUTs using the graph theory. In this model, the undigraph is used to describe the ATS hardware and UUTs. The vertexes of undigraph could describe simulating resources of instruments, simulating points of UUTs, testing resources of instruments, test points of UUTs, ports of switches and so on. The edges of undigraph could describe linking wires, switches, signal adjusting circuits, linking instruments and so on. In this model, stimulating paths and testing paths are searched automatically using the Dijkstra arithmetic; the optional instruments and paths will be selected and stored automatically; and the potential damage will be avoided. As the system model is signal-based, TP of the ATS will not mention the drivers of instruments and switches, which could reduce the maintenance cost of ATS.
Keywords :
automatic testing; graph theory; ATS hardware; Dijkstra arithmetic; UUT; graph theory; test program programming course; undigraph; unit under test; Automatic testing; Circuit simulation; Circuit testing; Graph theory; Hardware; Instruments; Joining processes; Switches; Switching circuits; Wires; ATS; Undigraph; hardware modal; instrument selecting; path conflict; path searching;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Autotestcon, 2006 IEEE
Conference_Location :
Anaheim, CA
ISSN :
1088-7725
Print_ISBN :
1-4244-0051-1
Electronic_ISBN :
1088-7725
Type :
conf
DOI :
10.1109/AUTEST.2006.283692
Filename :
4062405
Link To Document :
بازگشت