DocumentCode :
3243058
Title :
Spatial Correlation Extraction via Random Field Simulation and Production Chip Performance Regression
Author :
Liu, CABao
Author_Institution :
Comput. Sci. & Eng. Dept., Univ. of California San Diego, La Jolla, CA
fYear :
2008
fDate :
10-14 March 2008
Firstpage :
527
Lastpage :
532
Abstract :
Statistical timing analysis needs a priori knowledge of process variations. Lack of such a priori knowledge of process variations prevents accurate statistical timing analysis, for which foundry confidentiality policy has largely been blamed. A significant part of process variations are design specific, and can only be extracted from production chip performance statistics. In this paper, the author adopts the homogeneous isotropic random field model for intra-die random variations, apply fast Fourier transform (FFT) to simulate a homogeneous isotropic random field, obtain corners for Monte Carlo SPICE simulation of timing critical paths in a VLSI circuit, and apply regression to match production chip performance statistics. Experimental results based on a timing critical path in an industry design with 65 nm predictive technology models reveal constant mean, increased standard deviation, and decreased skewness of a signal propagation path delay as spatial correlation increases. The proposed spatial correlation extraction technique can be applied in a chip tapeout process, where process variations extracted from an early tapeout help to improve statistical timing analysis accuracy and guide engineering change order of subsequent tapeouts.
Keywords :
Monte Carlo methods; SPICE; VLSI; correlation methods; fast Fourier transforms; integrated circuit design; logic design; random processes; statistical analysis; Monte Carlo SPICE simulation; VLSI circuit; chip tapeout process; fast Fourier transform; homogeneous isotropic random field model; industry design; intradie random variations; predictive technology model; process variations; production chip performance regression; random field simulation; signal propagation path delay; size 65 nm; spatial correlation extraction; statistical timing analysis; timing critical paths; Circuit simulation; Fast Fourier transforms; Foundries; Monte Carlo methods; Process design; Production; SPICE; Statistics; Timing; Very large scale integration;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Design, Automation and Test in Europe, 2008. DATE '08
Conference_Location :
Munich
Print_ISBN :
978-3-9810801-3-1
Electronic_ISBN :
978-3-9810801-4-8
Type :
conf
DOI :
10.1109/DATE.2008.4484904
Filename :
4484904
Link To Document :
بازگشت