DocumentCode
3243140
Title
An efficient comparative concurrent Built-In Self-Test technique
Author
Voyiatzis, I. ; Nikolos, D. ; Paschalis, Antonis ; Halatsis, C. ; Haniotakis, Themistoklis
Author_Institution
Inst. of Inf. & Telecommun., Attiki, Greece
fYear
1995
fDate
23-24 Nov 1995
Firstpage
309
Lastpage
315
Abstract
Built-In Self-Test (BIST) techniques constitute an attractive and practical solution to the difficult problem of testing VLSI circuits and systems. Among the BIST techniques the Comparative Concurrent BIST (C-BIST) has various advantages since it provides for off-line test generation, when it is desirable, and thus accomplishes a mixed on-line/off-line BIST scheme. However, in C-BIST when the test sequence is long, the time required for all the test vectors to appear among the normal inputs to the circuit (test latency) is significantly long. Modifications of the C-BIST technique have been proposed in order to reduce the test latency. In this paper we propose a new C-BIST technique termed windowed-CBIST (w-CBIST) for test latency reduction. The proposed technique is shown to be significantly more efficient from the previous methods with respect to test latency and hardware overhead
Keywords
VLSI; built-in self test; concurrent engineering; integrated circuit testing; logic testing; VLSI circuits; comparative concurrent BIST; hardware overhead; off-line test generation; test latency; test sequence; windowed-CBIST; Automatic testing; Built-in self-test; Circuit faults; Circuit testing; Delay; Electrical fault detection; Fault detection; Informatics; System testing; Very large scale integration;
fLanguage
English
Publisher
ieee
Conference_Titel
Test Symposium, 1995., Proceedings of the Fourth Asian
Conference_Location
Bangalore
Print_ISBN
0-8186-7129-7
Type
conf
DOI
10.1109/ATS.1995.485353
Filename
485353
Link To Document