DocumentCode :
3243215
Title :
A Mapping Framework for Guided Design Space Exploration of Heterogeneous MP-SoCs
Author :
Ristau, Bastian ; Limberg, Torsten ; Fettweis, Gerhard
Author_Institution :
Vodafone Dept. Mobile Commun. Syst., Tech. Univ. Dresden, Dresden
fYear :
2008
fDate :
10-14 March 2008
Firstpage :
780
Lastpage :
783
Abstract :
When designing heterogeneous MP-SoCs designers have to take into account various objectives such as power, die size, flexibility, performance or programmability. But to be able to evaluate a given system according to these objectives, it is necessary to know how applications will behave on that system. Since time-to-market is one key factor in chip design, it is important to be able to evaluate these systems at a very early design stage. Today this is usually done with simulations in languages such as Simulink or SystemC. We show how the behavior of such systems can be analyzed without the need for time-consuming implementations of simulation models. This enables fast evaluation and modification of a given system at a very early design stage allowing efficient pruning of the design space.
Keywords :
integrated circuit design; microprocessor chips; system-on-chip; behavior analysis; chip design; design space pruning; guided design space exploration; heterogeneous multiprocessor-system-on-chip; mapping framework; time-to-market; Analytical models; Chip scale packaging; Mobile communication; Neural networks; Optimization methods; Power system modeling; Programming profession; Refining; Space exploration; Time to market;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Design, Automation and Test in Europe, 2008. DATE '08
Conference_Location :
Munich
Print_ISBN :
978-3-9810801-3-1
Electronic_ISBN :
978-3-9810801-4-8
Type :
conf
DOI :
10.1109/DATE.2008.4484910
Filename :
4484910
Link To Document :
بازگشت