Title :
Non-Concurrent On-Line Testing Via Scan Chains
Author :
Al-Asaad, Hussain ; Moore, Paolo
Author_Institution :
Dept. of Electr. & Comput. Eng., Univ. of California-Davis, Davis, CA
Abstract :
With operational faults becoming the dominant cause of failure modes in modern VLSI, widespread deployment of on-line test technology has become crucial. In this paper, we present a non-concurrent on-line testing technique via scan chains. We discuss the modifications needed in the design so that it can be tested on-line using our technique. We demonstrate our technique on a case study of a pipelined 8 x 8 multiply and accumulate unit. The case study shows that our technique is characterized by high error coverage, moderate hardware overhead, and negligible time redundancy.
Keywords :
VLSI; failure analysis; integrated circuit testing; VLSI; accumulate unit; failure modes; moderate hardware overhead; negligible time redundancy; nonconcurrent on-line testing; pipelined multiply; Circuit faults; Circuit testing; Delay; Design engineering; Fabrication; Fault detection; Hardware; Manufacturing; Redundancy; Very large scale integration;
Conference_Titel :
Autotestcon, 2006 IEEE
Conference_Location :
Anaheim, CA
Print_ISBN :
1-4244-0051-1
Electronic_ISBN :
1088-7725
DOI :
10.1109/AUTEST.2006.283749