Title :
A methodology for designing efficient on-chip interconnects on well-behaved communication patterns
Author :
Ho, Wai Hong ; Pinkston, Timothy Mark
Abstract :
As the level of chip integration continues to advance at a fast pace, the desire for efficient interconnects - whether on-chip or off-chip - is rapidly increasing. Traditional interconnects like buses, point-to-point wires and regular topologies may suffer from poor resource sharing in the time and space domains, leading to high contention or low resource utilization. In this paper, we propose a design methodology for constructing networks for special-purpose computer systems with well-behaved (known) communication characteristics. A temporal and spatial model is proposed to define the sufficient condition for contention-free communication. Based upon this model, a design methodology using a recursive bisection technique is applied to systematically partition a parallel system such that the required number of links and switches is minimized while achieving low contention. Results show that the design methodology can generate more optimized on-chip networks with up to 60% fewer resources than meshes or tori while providing blocking performance closer to that of a fully connected crossbar.
Keywords :
multiprocessor interconnection networks; network topology; parallel architectures; performance evaluation; blocking performance; contention-free communication; irregular topology; on-chip interconnects; parallel system; recursive bisection technique; systematic partitioning; temporal spatial model; well-behaved communication patterns; Communication switching; Computer networks; Design methodology; Design optimization; Network topology; Network-on-a-chip; Resource management; Sufficient conditions; Switches; Wires;
Conference_Titel :
High-Performance Computer Architecture, 2003. HPCA-9 2003. Proceedings. The Ninth International Symposium on
Print_ISBN :
0-7695-1871-0
DOI :
10.1109/HPCA.2003.1183554