Title :
A Memory Unit for Priority Management in IPSec Accelerators
Author :
Dadda, L. ; Ferrante, Augusto ; Macchetti, M.
Author_Institution :
Univ. of Lugano, Lugano
Abstract :
This paper introduces a hardware architecture for high speed network processors, focusing on support for quality of service in IPSec-dedicated systems. The effort is aimed at defining a secure system on chip environment, where the speed and security requirements are of utmost importance. In particular, a method is devised to introduce and support quality of service through priorities at this level. An architecture of a memory system that provides automatic priority management is proposed.
Keywords :
Internet; quality of service; storage management chips; IPSec accelerators; automatic priority management; hardware architecture; high speed network processors; memory unit; of service; Acceleration; Bandwidth; Communications Society; Hardware; Memory architecture; Memory management; Network servers; Protocols; Quality of service; Virtual private networks;
Conference_Titel :
Communications, 2007. ICC '07. IEEE International Conference on
Conference_Location :
Glasgow
Print_ISBN :
1-4244-0353-7
DOI :
10.1109/ICC.2007.257