DocumentCode :
3245383
Title :
Floating-Point Fused Multiply-Add Architectures
Author :
Quinnell, Eric ; Swartzlander, Earl E., Jr. ; Lemonds, Carl
Author_Institution :
Univ. of Texas, Austin
fYear :
2007
fDate :
4-7 Nov. 2007
Firstpage :
331
Lastpage :
337
Abstract :
Two new floating-point fused multiply-add architectures for the single instruction execution of (A times B) + C are presented. The three-path architecture uses parallel hardware paths similar to those in dual-path floating-point adders. The new bridge architecture re-uses common floating-point components to add a fused multiply-add instruction. Each new architecture as well as a collection of floating-point arithmetic units and a classic fused multiplier-adder have been designed using the advanced micro devices 65 nanometer silicon on insulator CMOS technology to fairly compare the new architectures.
Keywords :
CMOS logic circuits; adders; floating point arithmetic; multiplying circuits; silicon-on-insulator; CMOS technology; bridge architecture; floating-point arithmetic unit; floating-point fused multiply-add architectures; nanometer silicon on insulator; parallel hardware paths; single instruction execution; size 65 nm; three-path architecture; Bridges; CMOS technology; Computer aided instruction; Computer architecture; Delay; Floating-point arithmetic; Hardware; Nanoscale devices; Proposals; Silicon on insulator technology;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Signals, Systems and Computers, 2007. ACSSC 2007. Conference Record of the Forty-First Asilomar Conference on
Conference_Location :
Pacific Grove, CA
ISSN :
1058-6393
Print_ISBN :
978-1-4244-2109-1
Electronic_ISBN :
1058-6393
Type :
conf
DOI :
10.1109/ACSSC.2007.4487224
Filename :
4487224
Link To Document :
بازگشت