• DocumentCode
    3246533
  • Title

    Power reduction by gate sizing with path-oriented slack calculation

  • Author

    Lin, How-Rern ; Hwang, TingTing

  • Author_Institution
    Dept. of Comput. Sci., Nat. Tsing Hua Univ., Hsinchu, Taiwan
  • fYear
    1995
  • fDate
    29 Aug-1 Sep 1995
  • Firstpage
    7
  • Lastpage
    12
  • Abstract
    This paper describes methods for reducing power consumption. We propose using gate sizing technique to reduce power for circuits that have already satisfied the timing constraint. Replacement of gates on noncritical paths with smaller templates is used in reducing the dissipated power of a circuit. We find that not only gates on noncritical paths can be down-sized, but also gates on critical paths can be down-sized. A power reduction algorithm by means of single gate resizing as well as multiple gates resizing will be proposed. In addition, to identify gates to be resized, a path-oriented method in calculating slack time with false path taken into consideration will be also proposed. During the slack time computation, in order to prevent long false path from becoming sensitizable and thus increasing the circuit delay, slack constraint will be set for gales. Results on a set of circuits from MCNC benchmark set demonstrate that our power reduction algorithm can reduce about 10% more power, on the average, than a previously proposed gate sizing algorithm
  • Keywords
    CMOS logic circuits; circuit optimisation; delays; integrated circuit design; logic CAD; logic design; timing; MCNC benchmark set; dissipated power; gate sizing; multiple gates resizing; noncritical paths; path-oriented method; path-oriented slack calculation; power consumption; power reduction; power reduction algorithm; single gate resizing; slack time; Batteries; CMOS logic circuits; CMOS technology; Capacitance; Computer science; Delay effects; Energy consumption; Personal communication networks; Portable computers; Timing;
  • fLanguage
    English
  • Publisher
    ieee
  • Conference_Titel
    Design Automation Conference, 1995. Proceedings of the ASP-DAC '95/CHDL '95/VLSI '95., IFIP International Conference on Hardware Description Languages. IFIP International Conference on Very Large Scal
  • Conference_Location
    Chiba
  • Print_ISBN
    4-930813-67-0
  • Type

    conf

  • DOI
    10.1109/ASPDAC.1995.486194
  • Filename
    486194