DocumentCode :
3246656
Title :
Optimization of Cost Function with Cell Library Placement of VLSI Circuits Using Simulated Annealing
Author :
Khorgade, Manisha ; Deshmukh, A.Y. ; Bajaj, Preeti ; Keskar, A.G.
Author_Institution :
G.H. Raisoni Coll. of Eng., Nagpur, India
fYear :
2009
fDate :
16-18 Dec. 2009
Firstpage :
173
Lastpage :
178
Abstract :
VLSI cell placement problem is known to be NP complete. A wide repertoire of heuristic algorithms exists in the literature for efficiently arranging the logic cells on a VLSI chip. The objective of this paper is to present a comprehensive solution of the cell placement technique, with emphasis on standard cell and macro cell placement using simulated annealing. The metropolis algorithm is applied to generate generations by decreasing the temperature (cooling coefficient). The state will be accepted or rejected based on energy level (cost) and finally optimum solution will be selected.
Keywords :
VLSI; circuit complexity; integrated circuit layout; simulated annealing; NP complete problem; VLSI cell placement problem; VLSI chip; VLSI circuits; cell library placement; cooling coefficient; cost function; logic cells; macro cell placement; metropolis algorithm; optimization; simulated annealing; standard cell placement; Circuit simulation; Cooling; Cost function; Energy states; Heuristic algorithms; Libraries; Logic; Simulated annealing; Temperature; Very large scale integration;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Emerging Trends in Engineering and Technology (ICETET), 2009 2nd International Conference on
Conference_Location :
Nagpur
Print_ISBN :
978-1-4244-5250-7
Electronic_ISBN :
978-0-7695-3884-6
Type :
conf
DOI :
10.1109/ICETET.2009.163
Filename :
5395387
Link To Document :
بازگشت