Title :
Application of partially bonded SOI structure to an intelligent power device having vertical DMOSFET
Author :
Kobayashi, Kenya ; Hamajima, Tomohiro ; Kikuchi, Hiroaki ; Takahashi, Mitsuasa ; Kitano, Tomohisa
Author_Institution :
Semicond. Div., NEC Corp., Kanagawa, Japan
Abstract :
In recent years, many types of Intelligent Power Devices (IPDs) have been developed. A key technology of developing the IPDs is the isolation between power device and control circuit. The isolation structures and its manufacturing methods are required to be more efficient and cost effective. We had been developed a low side switch IPD having Vertical DMOSFET (VDMOS) output by using poly-crystalline silicon sandwiched wafer bonding (PSB) technique. In this PSB structure, it is easy to achieve void-free bonding because the extremely flat poly-crystalline silicon (poly-Si) layer surface and the single-crystalline silicon (Si) substrate surface are bonded together. However, the PSB structure is still expensive. To reduce the fabrication cost, we have made a study of the direct bonding without poly-Si and proposed a new SOI structure named partially bonded (PB) structure. This paper reports the evaluation results that we applied the PB structure to a low side switch IPD for the first time
Keywords :
isolation technology; power MOSFET; power integrated circuits; silicon-on-insulator; wafer bonding; Si; VDMOS output; control circuit; fabrication cost reduction; intelligent power device; isolation structures; low side switch; manufacturing methods; partially bonded SOI structure; polysilicon sandwiched wafer bonding; single-crystalline Si substrate; vertical DMOSFET; void-free bonding; Annealing; Circuits; Conductivity; Fabrication; Intelligent structures; National electric code; Silicon; Substrates; Switches; Wafer bonding;
Conference_Titel :
Power Semiconductor Devices and IC's, 1997. ISPSD '97., 1997 IEEE International Symposium on
Conference_Location :
Weimar
Print_ISBN :
0-7803-3993-2
DOI :
10.1109/ISPSD.1997.601502