Title :
System-level verification of CDMA modem ASIC
Author :
Park, GyeongLyong ; Chang, KyungHi ; Kim, Jaeseok ; Kim, Kyungsoo
Author_Institution :
VLSI Archit. Sect., Electron. & Telecommun. Res. Inst., Taejon, South Korea
fDate :
29 Aug-1 Sep 1995
Abstract :
We present a system-level verification methodology which is used to verify the design of CDMA (Code Division Multiple Access) modem ASIC. To make the system-level verification feasible, the models for modulator of base station, fading channel and AGC loop were developed under the C environment. Behavioral modeling of the microcontroller was also carried out using VHDL to provide the ASIC with realistic input data, and the netlist of CDMA modem ASIC is loaded on to a hardware accelerator, which is interfaced with a VHDL simulator. Finally, simulation was performed by executing an actual CDMA call processing software. This method was proved to be effective in both discovering in advance malfunctions of ASIC when embedded in the system and reducing simulation time by a factor of as much as 20 in the case of gate-level simulation. The designed ASIC which consists of 90,000 gates and 29K SRAMs is now successfully working in the real mobile-station on its first fab-out
Keywords :
application specific integrated circuits; circuit analysis computing; code division multiple access; formal verification; hardware description languages; integrated circuit design; logic CAD; logic gates; modems; AGC loop; C; CDMA call processing software; CDMA modem ASIC; Code Division Multiple Access; SRAM; VHDL; VHDL simulator; base station; behavioral modeling; fading channel; gate-level simulation; hardware accelerator; logic gates; microcontroller; mobile-station; simulation time; system-level verification; Application specific integrated circuits; Baseband; Decoding; Demodulation; Fingers; Hardware; Microcontrollers; Modems; Multiaccess communication; Software performance;
Conference_Titel :
Design Automation Conference, 1995. Proceedings of the ASP-DAC '95/CHDL '95/VLSI '95., IFIP International Conference on Hardware Description Languages. IFIP International Conference on Very Large Scal
Conference_Location :
Chiba
Print_ISBN :
4-930813-67-0
DOI :
10.1109/ASPDAC.1995.486220