DocumentCode :
3247533
Title :
Routing on regular segmented 2-D FPGAs
Author :
Yu-Liang Wu ; Marek-Sadowska, M.
Author_Institution :
Cadence Design Syst. Inc., San Jose, CA, USA
fYear :
1995
fDate :
Aug. 29 1995-Sept. 1 1995
Firstpage :
329
Lastpage :
334
Abstract :
In this paper we analyze the properties of the Xilinx-like regular segmentation schemes for 2-D Field Programmable Gate Arrays (FPGAs). We introduce a new notion of architectural level routing decaying effect caused by wiring segmentation. We discuss its routing properties and propose a relative prime number based segmentation scheme for 2-D FPGA architectures. A new FPGA design concept of applying architectural coupling to achieve better routability is also introduced and experimentally justified.
Keywords :
field programmable gate arrays; logic CAD; network routing; programmable logic arrays; 2-D FPGAs; architectural level routing; decaying; prime number based segmentation; regular segmentation; regular segmented; routability; routing; wiring segmentation; Active circuits; Computer architecture; Field programmable gate arrays; Logic; Routing; Switches; Switching circuits; Topology; Wire; Wiring;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Design Automation Conference, 1995. Proceedings of the ASP-DAC '95/CHDL '95/VLSI '95., IFIP International Conference on Hardware Description Languages. IFIP International Conference on Very Large Scal
Conference_Location :
Chiba, Japan
Print_ISBN :
4-930813-67-0
Type :
conf
DOI :
10.1109/ASPDAC.1995.486241
Filename :
486241
Link To Document :
بازگشت