Title :
Delay abstraction in combinational logic circuits
Author :
Kobayashi, Noriya ; Malik, Sharad
Author_Institution :
C&C Res. Labs., NEC Corp., Kawasaki, Japan
fDate :
29 Aug-1 Sep 1995
Abstract :
In this paper we propose a data structure for abstracting the delay information of a combinatorial circuit. The particular abstraction that we are interested in is one that preserves the delays between all pairs of inputs and outputs in the circuit. The proposed graphical data structure is of size proportional to (m+n) in best case, where m and n refer to the number of inputs and outputs of the circuit. In comparison, a delay matrix that stores the maximum delay between each input/output pair has size proportional to m×n. We present heuristic algorithms for deriving these concise delay networks. Experimental results shows that, in practice, we can obtain concise delay network with the number of edges being a small multiple of (m+n)
Keywords :
combinational circuits; data structures; delays; logic CAD; logic design; combinational logic circuits; combinatorial circuit; concise delay network; data structure; delay information; delay matrix; Bipartite graph; Combinational circuits; Concatenated codes; Data structures; Heuristic algorithms; Laboratories; National electric code; Network topology; Propagation delay; Timing;
Conference_Titel :
Design Automation Conference, 1995. Proceedings of the ASP-DAC '95/CHDL '95/VLSI '95., IFIP International Conference on Hardware Description Languages. IFIP International Conference on Very Large Scal
Conference_Location :
Chiba
Print_ISBN :
4-930813-67-0
DOI :
10.1109/ASPDAC.1995.486355