Title :
CPE run-to-run overlay control for High Volume Manufacturing
Author :
Subramany, Lokesh ; Woong Jae Chung ; Gutjhar, Karsten ; Garcia-Medina, Miguel ; Sparka, Christian ; Yap, Lipkong ; Demirer, Onur ; Karur-Shanmugam, Ramkumar ; Riggs, Brent ; Ramanathan, Vidya ; Robinson, John C. ; Pierson, Bill
Author_Institution :
GLOBALFOUNDRIES, Malta, NY, USA
Abstract :
With the introduction of Nix process nodes, leading-edge factories are facing challenging demands in shrinking design margins. Previously uncorrected high-order signatures, and uncompensated temporal changes of high-order signatures, carry an important potential for improvement of on-product overlay (OPO). Until recently, static corrections per exposure (CPE), applied separately from the main APC correction, have been the industry´s standard for critical layers [1], [2]. This static correction is setup once per device and layer and then updated periodically or when a machine change point generates a new overlay signature. This is a non-ideal setup for two reasons. First, any drift or sudden shift in tool signature between two CPE update periods can cause worse OPO and a higher rework rate, or, even worse, lead to yield loss at end of line. Second, these corrections are made from full map measurements that can be in excess of 1,000 measurements per wafer [3]. Advanced overlay control algorithms utilizing Run-to-Run (R2R) CPE can be used to reduce the overlay signatures on product in High Volume Manufacturing (HVM) environments. In this paper, we demonstrate the results of a R2R CPE control scheme in HVM. The authors show an improvement up to 20% OPO Mean+3Sigma values on several critical immersion layers at the 28nm and 14 nm technology nodes, and a reduction of out-of-spec residual points per wafer (validated on full map). These results are attained by closely tracking process tool signature changes by means of APC, and with an affordable metrology load which is significantly smaller than full wafer measurements.
Keywords :
process control; semiconductor device manufacture; CPE update periods; HVM environments; Nix process nodes; OPO; R2R CPE; advanced overlay control algorithms; affordable metrology load; critical immersion layers; high volume manufacturing environments; high-order signatures; leading-edge factories; machine change point; main APC correction; on-product overlay; out-of-spec residual points; overlay signature; process tool signature changes; run-to-run CPE; shrinking design margins; static corrections per exposure; uncompensated temporal changes; yield loss; Accuracy; Analytical models; Lithography; Process control; Production; Semiconductor device modeling; Baseline control; CPE; Correction per Exposure; Field-by-Field Correction; K-T Analyzer; Overlay; Overlay Control; Residual; Scanner;
Conference_Titel :
Advanced Semiconductor Manufacturing Conference (ASMC), 2015 26th Annual SEMI
Conference_Location :
Saratoga Springs, NY
DOI :
10.1109/ASMC.2015.7164504