DocumentCode :
3248737
Title :
Extending VHDL for state based specifications
Author :
Helbig, Johannes
Author_Institution :
Oldenburg Univ., Germany
fYear :
1995
fDate :
29 Aug-1 Sep 1995
Firstpage :
675
Lastpage :
684
Abstract :
Statecharts can complement VHDL, in particular for system level design. We present what would be needed to extend VHDL by state based specification, sharing its syntax and the fundamental notion of time. The resulting integration is very tight, allowing, by comparison to existing approaches, more precise control for synthesis, incorporation of library components, multiple statechart instantiations and smooth paradigm switches. The language is being developed and implemented in the ESPRIT project FORMAT, and has been successfully employed for formal verification against timing diagram specifications
Keywords :
formal specification; formal verification; hardware description languages; logic CAD; ESPRIT project; FORMAT; VHDL; formal verification; library components; smooth paradigm switches; state based specifications; statechart instantiations; statecharts; system level design; timing diagram; Automatic logic units; Control system synthesis; Memory architecture; Switches; System-level design; Timing;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Design Automation Conference, 1995. Proceedings of the ASP-DAC '95/CHDL '95/VLSI '95., IFIP International Conference on Hardware Description Languages. IFIP International Conference on Very Large Scal
Conference_Location :
Chiba
Print_ISBN :
4-930813-67-0
Type :
conf
DOI :
10.1109/ASPDAC.1995.486386
Filename :
486386
Link To Document :
بازگشت