DocumentCode :
3248807
Title :
A DSP architecture for motion estimation accelerating
Author :
Chun, Zhang ; Yang Kun ; Songping, Mai ; Zhihua, Wang
Author_Institution :
Dept. of Electron. Eng., Tsinghua Univ., Beijing, China
fYear :
2004
fDate :
20-22 Oct. 2004
Firstpage :
583
Lastpage :
586
Abstract :
Motion estimation (ME) consumes the majority of computation capacity of a DSP in video compression applications. A modified DSP architecture, to accelerate ME algorithms, is presented in this paper. The proposed SIMD and VLIW architecture is a trade-off between ASIC implementation and DSP implementation of ME, which can perform subtract, absolute and add (SAA) operations on 8 pixels and fetch 8 new pixels from memory at the same time. A flexible align addressing mode is provided to support efficient and continuous SAA operation on a video stream. The DSP is estimated to be 20 times faster than the SISD architecture in performing ME algorithms.
Keywords :
application specific integrated circuits; digital arithmetic; digital signal processing chips; motion compensation; motion estimation; parallel machines; parallel processing; reduced instruction set computing; video coding; ASIC implementation; DSP architecture; RISC processor; SIMD architecture; VLIW architecture; absolute operations; add operations; align addressing mode; block matching algorithm; motion compensation; motion estimation acceleration; pixel SAA operations; single instruction multi data; subtract operations; video compression; video streams; Acceleration; Application specific integrated circuits; Computational complexity; Computer architecture; Digital signal processing; Hardware; Motion estimation; Transform coding; Video compression; Video sequences;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Intelligent Multimedia, Video and Speech Processing, 2004. Proceedings of 2004 International Symposium on
Print_ISBN :
0-7803-8687-6
Type :
conf
DOI :
10.1109/ISIMP.2004.1434131
Filename :
1434131
Link To Document :
بازگشت