DocumentCode :
3248920
Title :
Two schemes to reduce interconnect delay in bi-directional and uni-directional buses
Author :
Nose, K. ; Sakurai, T.
Author_Institution :
Inst. of Ind. Sci., Tokyo Univ., Japan
fYear :
2001
fDate :
14-16 June 2001
Firstpage :
193
Lastpage :
194
Abstract :
As the device dimension is scaled down, interconnect RC delay becomes dominant performance limiter in high-performance VLSIs. Another issue in the submicron interconnects is a drastic increase of coupling capacitance due to the higher aspect ratio to reduce the interconnect resistance. The increase of the coupling capacitance degrades signal integrity, inducing noise problems and delay fluctuation problems. Buffer insertion (repeater insertion) is one of the most effective ways to decrease the interconnect delay. The original buffer insertion, however, cannot be applied to bi-directional buses because the buffer is uni-directional in nature. Some circuit configurations that can be applied to bi-directional buses have been proposed. These circuits turn out to be prone to malfunctions when there is a noise from adjacent lines in scaled down interconnect systems where capacitive coupling is large. A new buffer insertion scheme for bi-directional buses, namely the dual-rail bus (DRB) scheme, which does not have noise problems is proposed and measured in this paper. Another proposal is on a high-speed buffer insertion scheme for uni-directional buses by making use of staggered firing. The staggered firing bus (SFIB) is proposed and measured.
Keywords :
VLSI; buffer circuits; capacitance; delays; digital integrated circuits; high-speed integrated circuits; integrated circuit interconnections; aspect ratio; bi-directional buses; buffer insertion scheme; coupling capacitance; delay fluctuation problems; dual-rail bus scheme; high-performance VLSI; high-speed buffer insertion scheme; interconnect RC delay; interconnect delay reduction schemes; noise problems; repeater insertion; signal integrity; staggered firing bus; submicron interconnects; uni-directional buses; Bidirectional control; Capacitance; Circuit noise; Coupling circuits; Degradation; Delay; Fluctuations; Integrated circuit interconnections; Repeaters; Very large scale integration;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
VLSI Circuits, 2001. Digest of Technical Papers. 2001 Symposium on
Conference_Location :
Kyoto, Japan
Print_ISBN :
4-89114-014-3
Type :
conf
DOI :
10.1109/VLSIC.2001.934235
Filename :
934235
Link To Document :
بازگشت