• DocumentCode
    3249181
  • Title

    An efficient design environment and algorithms for transport processing FPGA

  • Author

    Tsutsui, Akihiro ; Miyazaki, Toshiaki

  • Author_Institution
    NTT Opt. Network Syst. Labs., Kanagawa, Japan
  • fYear
    1995
  • fDate
    29 Aug-1 Sep 1995
  • Firstpage
    791
  • Lastpage
    798
  • Abstract
    We introduce a CAD system for the original FPGA “PROTEUS”, which has several features suitable for the efficient realization of practical digital transport processing systems. These features are considered in the design of the CAD system. Our CAD system supports both automatic and manual design environments. The automatic design environment offers complete top down design from high level hardware description to downloading the programming data into the FPGA. In the manual design environment, an interactive chip editor is provided that enables high performance circuits to be constructed skillfully. The paper introduces our design strategy and the algorithms that realize them
  • Keywords
    field programmable gate arrays; logic CAD; logic design; telecommunication computing; CAD system; PROTEUS; automatic design environment; design strategy; digital transport processing systems; efficient design environment; high level hardware description; high performance circuits; interactive chip editor; manual design environments; programming data; top down design; transport processing FPGA; Algorithm design and analysis; B-ISDN; Circuits; Data processing; Design automation; Field programmable gate arrays; Hardware; Latches; Logic functions; Throughput;
  • fLanguage
    English
  • Publisher
    ieee
  • Conference_Titel
    Design Automation Conference, 1995. Proceedings of the ASP-DAC '95/CHDL '95/VLSI '95., IFIP International Conference on Hardware Description Languages. IFIP International Conference on Very Large Scal
  • Conference_Location
    Chiba
  • Print_ISBN
    4-930813-67-0
  • Type

    conf

  • DOI
    10.1109/ASPDAC.1995.486404
  • Filename
    486404