Title :
An FPGA Implementation of Dirty Paper Precoder
Author :
Bhagawat, P. ; Weihuang Wang ; Uppal, Momin ; Gwan Choi ; Zixiang Xiong ; Yeary, Mark ; Harris, Alan
Author_Institution :
Texas A&M Univ., College Station
Abstract :
Dirty paper code (DPC) can be used in a number of communication network applications; broadcast channels, multiuser interference channels and ISI channels to name a few. We study various implementation bottlenecks and issues with implementing a DPC pre-coder based on nested trellis technique. The aim is to achieve a practical hardware realization of the precoder for wireless LAN/DSL applications. We describe the architectural development process and realization of the precoder on a Xilinx Virtex 2V8000 FPGA. To the best of our knowledge this is the first reported DPC pre-coder hardware implementation.
Keywords :
codecs; digital subscriber lines; field programmable gate arrays; trellis codes; wireless LAN; DPC precoder; Xilinx Virtex 2V8000 FPGA; dirty paper code; nested trellis technique; wireless LAN-DSL; Additive white noise; Bit error rate; Channel capacity; DSL; Field programmable gate arrays; Hardware; Interference channels; Intersymbol interference; Transmitters; Wireless LAN;
Conference_Titel :
Communications, 2007. ICC '07. IEEE International Conference on
Conference_Location :
Glasgow
Print_ISBN :
1-4244-0353-7
DOI :
10.1109/ICC.2007.459