DocumentCode :
3250130
Title :
A low-voltage CMOS 5-bit 600 MHz 30 mW SAR ADC for UWB wireless receivers
Author :
Ng, Sheung Yan ; Jalali, Bahar ; Zhang, Pengbei ; Wilson, James ; Ismail, Mohammad
Author_Institution :
Dept. of Electr. & Comput. Eng., Ohio State Univ., Columbus, OH
fYear :
2005
fDate :
7-10 Aug. 2005
Firstpage :
187
Abstract :
In this work, we propose a time-interleaved successive approximation register ADC (SAR) that provides the high speed conversion needed in UWB application with the minimum power consumption. The power consumption can be easily scaled down based on the demand on speed and resolution where the number of parallel SARs and the number of iterations in each SAR can be chosen according to speed and resolution requirements. Our proposed SAR ADC works with a 3 V supply voltage. A single 5-bit SAR ADC requires two clock cycles for sampling and holding and five clock cycles for data conversion. To further increase the throughput, we employ a time-interleaved architecture with ten SAR ADCs in parallel. The entire ADC is designed in AMI05 CMOS technology. In this paper, design procedures and techniques are discussed in detail
Keywords :
CMOS integrated circuits; analogue-digital conversion; low-power electronics; radio receivers; ultra wideband communication; 3 V; 30 mW; 5 bit; 600 MHz; UWB wireless receivers; clock cycles; data conversion; low voltage CMOS SAR ADC; successive approximation register; time-interleaved architecture; Capacitors; Circuits; Clocks; Data conversion; Energy consumption; Logic arrays; Registers; Sampling methods; Throughput; Voltage;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Circuits and Systems, 2005. 48th Midwest Symposium on
Conference_Location :
Covington, KY
Print_ISBN :
0-7803-9197-7
Type :
conf
DOI :
10.1109/MWSCAS.2005.1594070
Filename :
1594070
Link To Document :
بازگشت