DocumentCode :
3251164
Title :
Co salicide compatible 2-step activation annealing process for deca-nano scaled MOSFETs
Author :
Goto, K.-I. ; Sambonsugi, Y. ; Sugii, T.
Author_Institution :
Fujitsu Labs. Ltd., Atsugi, Japan
fYear :
1999
fDate :
14-16 June 1999
Firstpage :
49
Lastpage :
50
Abstract :
Recently, to realize a high performance deca-nano scaled MOSFET, we reported a new MOSFET fabrication process named the "2-step activation annealing process" (2-step AAP) (Goto et al, 1997), which forms extension junctions with low temperature annealing after activation annealing of gate and deep source/drain (S/D) regions and sidewall removal. This process can achieve high dopant activity in the gate and S/D and a shallow junction in the extension region without causing further thermal diffusion (TD). Using this process, a 50 nm pMOSFET with excellent short channel effect (SCE) immunity and a high drive current has been demonstrated. However, when considering a salicide process, 2-step AAP increases the process steps because additional sidewall (SW) is required before the salicide process. Moreover, the S/D region suffers damage from over-etching through two SW formations. In this work, to prevent these problems, we developed a Co salicide compatible 2-step activation annealing process (Co&2AAP).
Keywords :
MOSFET; annealing; cobalt compounds; doping profiles; etching; nanotechnology; semiconductor device manufacture; semiconductor device metallisation; 50 nm; Co salicide compatible two-step activation annealing process; CoSi/sub 2/; MOSFET fabrication process; S/D region damage; SW formation; activation annealing; deca-nano scaled MOSFETs; deep source/drain regions; dopant activity; drive current; extension junctions; extension region; gate regions; low temperature annealing; over-etching; pMOSFET; process steps; salicide process; shallow junction; short channel effect immunity; sidewall formation; sidewall removal; thermal diffusion; two-step activation annealing process; Annealing; Boron; Etching; Fabrication; Hafnium; Laboratories; MOSFET circuits; Semiconductor films; Temperature; Tin;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
VLSI Technology, 1999. Digest of Technical Papers. 1999 Symposium on
Conference_Location :
Kyoto, Japan
Print_ISBN :
4-930813-93-X
Type :
conf
DOI :
10.1109/VLSIT.1999.799334
Filename :
799334
Link To Document :
بازگشت