Title :
An efficient lateral channel profiling of poly-SiGe-gated PMOSFET´s for 0.1 /spl mu/m CMOS low-voltage applications
Author :
Ponomarev, Y.V. ; Stolk, P.A. ; Van Brandenburg, A.C.M.C. ; Dachs, C.J.J. ; Kaiser, M. ; Montree, A.H. ; Roes, R. ; Schmitz, J. ; Woerlee, P.H.
Author_Institution :
Philips Res. Lab., Eindhoven, Netherlands
Abstract :
We have studied an aggressive lateral MOS channel profiling combined with gate work function engineering for sub-0.13 /spl mu/m generation PMOSFETs oriented for low-voltage operation. In this scheme, the Ge fraction in the poly-SiGe gate was used to control threshold voltage V/sub T/, while short channel effects (SCE) were completely suppressed down to 100 nm gate lengths by heavily doped, sharp envelopes around the source/drain. The fabricated bulk devices exhibit low DIBL, no V/sub T/ roll-off behaviour, and 67 mV/dec sub-V/sub T/ voltage swing. The low channel doping leads to significant improvements in the channel mobility and parasitic capacitances, resulting in excellent I/sub on//I/sub off/ behaviour and record ring oscillator delays for low-voltage operation. Process variation analysis confirmed the high manufacturing potential for the approach suggested. The approach can be extended to n-type devices with a suitable choice of gate work function.
Keywords :
CMOS integrated circuits; Ge-Si alloys; MOSFET; delays; doping profiles; electric current; low-power electronics; oscillators; semiconductor materials; work function; 0.1 micron; CMOS low-voltage applications; DIBL; Ge fraction; PMOSFETs; SiGe; bulk devices; channel doping; channel mobility; current on/off behaviour; gate length; gate work function; gate work function engineering; heavily doped source/drain envelopes; lateral MOS channel profiling; lateral channel profiling; low-voltage operation; n-type devices; parasitic capacitance; poly-SiGe gate; poly-SiGe-gated PMOSFETs; process variation analysis; ring oscillator delay; short channel effects; threshold voltage; threshold voltage roll-off behaviour; voltage swing; Automatic control; CMOS technology; Capacitance; Costs; Doping profiles; Laboratories; MOSFET circuits; Numerical simulation; Power engineering and energy; Voltage control;
Conference_Titel :
VLSI Technology, 1999. Digest of Technical Papers. 1999 Symposium on
Conference_Location :
Kyoto, Japan
Print_ISBN :
4-930813-93-X
DOI :
10.1109/VLSIT.1999.799342