Title :
Automatic biasing point extraction and design plan generation for analog IPs
Author :
Iskander, Ramy ; Kaiser, Andreas ; Louërat, Marie-Minerve
Author_Institution :
LIP6 Lab., Univ. Pierre et Marie Curie, Paris
Abstract :
In this paper, an algorithm for automatic extraction of DC biasing point towards generation of design plans is presented. Initially, the circuit is described as a hierarchy of modules and devices inside our dedicated framework CAIRO+. Electrical information is propagated from higher level modules, to lower level ones, till reaching the device level. During navigation through the hierarchy, a dependency subgraph is generated for each device and module. Each subgraph expresses electrical dependencies by choosing among a set of predefined sizing operators. To obtain a final directed acyclic graph, existing graph directed cycles are detected and removed. The resulting graph represents the complete sizing procedure for the analog IP. The calculated biasing point is compared against operating point simulation. The algorithm is successfully applied to two analog IPs: single-ended two-stages output transconductance amplifier and differential cascode current-mode integrator
Keywords :
IP networks; amplifiers; analogue circuits; integrating circuits; CAIRO+; DC biasing point; analog IP; automatic biasing; design plan generation; differential cascode current-mode integrator; point extraction; single-ended two-stages output transconductance amplifier; Algorithm design and analysis; Circuit simulation; Circuit synthesis; Control system synthesis; DC generators; Data mining; Equations; Laboratories; Mathematical model; Navigation;
Conference_Titel :
Circuits and Systems, 2005. 48th Midwest Symposium on
Conference_Location :
Covington, KY
Print_ISBN :
0-7803-9197-7
DOI :
10.1109/MWSCAS.2005.1594249