Title :
Automatic biasing and sizing of CMOS analog integrated circuits
Author :
Torres-Munoz, Delia ; Tielo-Cuautle, E.
Author_Institution :
Dept. of Electron., INAOE, Puebla
Abstract :
An automatic method is introduced to the biasing and sizing of CMOS analog ICs. First, from a netlist alike SPICE, a CMOS circuit is partitioned into sub-circuits by identifying current-loops formed by a group of transistors connected in a current bias path, beginning from the most positive voltage and finishing to the least negative one. Second, for each sub-circuit, the method calculates W and L of each transistor by assigning voltage bias levels at each node and by distribution of the current bias reference among current-loops. Some examples are given by using CMOS technology of 0.35mum to show the suitability of the proposed method to be incorporated within an automatic synthesis tool
Keywords :
CMOS analogue integrated circuits; integrated circuit design; 0.35 micron; CMOS analog integrated circuit; automatic biasing; automatic sizing; automatic synthesis tool; current loop; voltage bias level; Analog circuits; CMOS analog integrated circuits; CMOS technology; Circuit synthesis; Circuit topology; Finishing; MOSFETs; Mirrors; SPICE; Voltage;
Conference_Titel :
Circuits and Systems, 2005. 48th Midwest Symposium on
Conference_Location :
Covington, KY
Print_ISBN :
0-7803-9197-7
DOI :
10.1109/MWSCAS.2005.1594251