Title :
Method for Managing Electromigration in SOC´S When Designing for Both Reliability and Manufacturing
Author :
Chow, Karen ; Abercrombie, David ; Basel, Mark
Author_Institution :
Mentor Graphics Corp., Wilsonville, OR
Abstract :
Like design for manufacturing (DFM), design for reliability (DFR) of a chip identifies design features that are potentially vulnerable to various physical effects that can degrade circuit performance. The difference is that DFR attempts to model long-term effects, such as electromigration. Tools extract design information (resistances and current densities) and apply the data to simulation tools to estimate the degree of reliability. The weakness in this methodology is that these extraction technologies assume that the "as drawn" feature is a good representation of the "as manufactured" chip. DFM has shown that individual features on the "as manufactured" chip can vary dramatically from the intended layout in both critical dimension and thickness. The technologies developed to identify and characterize these DFM variations need to be incorporated into the DFR tools to accurately predict the long-term life of SoC nanometer designs.
Keywords :
design for manufacture; electromigration; failure analysis; integrated circuit design; integrated circuit reliability; integrated circuit yield; nanoelectronics; system-on-chip; DFM; DFR; SoC nanometer designs; circuit performance degradation; design for manufacturing; design for reliability; electromigration management; integrated chip yield issues; long-term life prediction; physical effects; simulation tools; Chemical analysis; Copper; Current density; Data mining; Design for manufacture; Electromigration; Foundries; Integrated circuit interconnections; Manufacturing processes; Robustness;
Conference_Titel :
SOC Conference, 2006 IEEE International
Conference_Location :
Taipei
Print_ISBN :
0-7803-9781-9
Electronic_ISBN :
0-7803-9782-7
DOI :
10.1109/SOCC.2006.283855