Title :
A high-speed reconfigurable architecture for heterogeneous multimodal packet traffic generation
Author :
Matthews, Brad ; Elhanany, Itamar
Author_Institution :
Dept. of Electr. & Comput. Eng., Tennessee Univ.
Abstract :
Traffic modeling plays a key role in the study of packet switching systems, such as Internet routers. As line rates increase towards tens of gigabits per second, the duration of individual packets decreases, rendering real-time traffic generation a fundamental engineering challenge. In evaluation of these systems, it is critical to reproduce traffic conditions that approximate the target environment. Additionally, the ability to generate traffic flows that establish the limitations of a given algorithm or architecture is highly desirable. To address these issues, we propose a reconfigurable high-speed hardware architecture for heterogeneous multimodal packet generation. FPGA results demonstrate the scalability and flexibility of the proposed framework
Keywords :
field programmable gate arrays; packet switching; probability; reconfigurable architectures; telecommunication traffic; FPGA; heterogeneous multimodal packet traffic generation; high-speed digital architectures; high-speed reconfigurable architecture; packet switching systems; real-time traffic; traffic engineering; traffic modeling; Fabrics; Field programmable gate arrays; Hardware; Internet; Measurement; Packet switching; Reconfigurable architectures; Scalability; Switches; Traffic control;
Conference_Titel :
Circuits and Systems, 2005. 48th Midwest Symposium on
Conference_Location :
Covington, KY
Print_ISBN :
0-7803-9197-7
DOI :
10.1109/MWSCAS.2005.1594308