DocumentCode :
3256501
Title :
Evaluation of a network on chip architecture based on the clockwork routed Manhattan street network using hardware emulation
Author :
Oommen, Kurian ; Harle, David
Author_Institution :
Inst. for Syst. Level Integration, Livingston, Scotland
fYear :
2005
fDate :
7-10 Aug. 2005
Firstpage :
1625
Abstract :
Trends in integrated circuit design indicate a shift in focus from computation to communication. Interconnect issues within devices now come to the fore as the dedicated wire and shared-bus architectures look increasingly ill-equipped to cope with such complexity. This paper proposes a scalable network on chip architecture based on the Manhattan street network (MSN) using clockwork (CW) routing scheme. The proposed solution is self routing and allows for the implementation of routing functionality in hardware, eliminating the need for custom routing tables at each node. In this study, the characteristics of the proposed architecture are evaluated based upon the first full hardware implementation of a functional MSN-CW. Due to the deterministic nature of the routing mechanism, upper bounds on network delay can be established. This makes the architectures particularly suited to applications involving realtime constraints
Keywords :
delay circuits; network-on-chip; scaling circuits; telecommunication network routing; Manhattan street network; clockwork routing; dedicated wire; functional MSN-CW; hardware emulation; integrated circuit design; network delay; realtime constraints; scalable network on chip architecture; shared-bus architectures; upper bounds; Clocks; Computer architecture; Emulation; Hardware; Integrated circuit interconnections; Integrated circuit synthesis; Network-on-a-chip; Routing; Upper bound; Wire;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Circuits and Systems, 2005. 48th Midwest Symposium on
Conference_Location :
Covington, KY
Print_ISBN :
0-7803-9197-7
Type :
conf
DOI :
10.1109/MWSCAS.2005.1594428
Filename :
1594428
Link To Document :
بازگشت