DocumentCode :
3256827
Title :
FINPAGE: Generating high performance feed-specific parser circuits
Author :
Moussalli, Roger ; Sukhwani, Bharat ; Asaad, Sameh
Author_Institution :
IBM T.J. Watson Res. Center, Yorktown Heights, NY, USA
fYear :
2013
fDate :
3-5 Dec. 2013
Firstpage :
1132
Lastpage :
1132
Abstract :
The low latency and high throughput requirements of high-frequency trading has resulted in increasing adoption of dedicated hardware for processing financial feeds. Development of hardware platforms, however, is plagued with slow design/verification cycles compared to their software counterparts. In this work, we present FINPAGE, a FINancial PArser GEnerator, to automatically generate hardware structures for parsing financial feeds. Given a high-level feed format description, FINPAGE generates an area-efficient hardware parser capable of processing feeds at line rate.
Keywords :
compiler generators; financial data processing; FINPAGE; financial feed parsing; financial parser generator; hardware structures; high performance feed-specific parser circuits; high-level feed format description; Computer architecture; Feeds; Field programmable gate arrays; Generators; Hardware; Payloads; Throughput;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Global Conference on Signal and Information Processing (GlobalSIP), 2013 IEEE
Conference_Location :
Austin, TX
Type :
conf
DOI :
10.1109/GlobalSIP.2013.6737095
Filename :
6737095
Link To Document :
بازگشت