DocumentCode :
3257000
Title :
A near optimal algorithm for technology mapping minimizing area under delay constraints
Author :
Chaudhary, Kamal ; Pedram, Massoud
Author_Institution :
Dept. of Electr. Eng. & Comput. Sci., California Univ., Berkeley, CA, USA
fYear :
1992
fDate :
8-12 Jun 1992
Firstpage :
492
Lastpage :
498
Abstract :
The authors examine the problem of mapping a Boolean network using gates from a finite size cell library to minimize the total gate area subject to constraints on signal arrival time at the primary outputs. The approach consists of two steps: In the first step, delay functions are computed at all nodes in the network, and in the second step the mapping solution is generated based on the computed delay functions and the required times at the primary outputs. For a NAND-decomposed tree, subject to load calculation errors, this two step approach finds the minimum area mapping satisfying all delay constraints if such a solution exists. The algorithm has polynomial run time on a node-balanced tree and is easily extended to mapping a directed acyclic graph. The results compared favorably with those of the MIS2.2 mapper
Keywords :
Boolean functions; delays; directed graphs; logic design; minimisation of switching nets; Boolean network; MIS2.2 mapper; NAND-decomposed tree; delay constraints; delay functions; directed acyclic graph; finite size cell library; load calculation errors; mapping solution; minimum area mapping; near optimal algorithm; node-balanced tree; polynomial run time; technology mapping minimizing area; total gate area; Circuit synthesis; Computer networks; Delay effects; Inverters; Libraries; Logic circuits; Network synthesis; Polynomials; Timing; Tree graphs;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Design Automation Conference, 1992. Proceedings., 29th ACM/IEEE
Conference_Location :
Anaheim, CA
ISSN :
0738-100X
Print_ISBN :
0-8186-2822-7
Type :
conf
DOI :
10.1109/DAC.1992.227753
Filename :
227753
Link To Document :
بازگشت