DocumentCode :
3257941
Title :
Acceleration of a VLIW processor with dynamic reconfiguration
Author :
Abdallah, FatenBen ; Pillement, Sebastzen ; Sentieys, Olivier ; Bouallegue, Ammar
Author_Institution :
Dept. of Tech. of I&C, Syscom Lab., Tunisia
fYear :
2004
fDate :
6-8 Dec. 2004
Firstpage :
633
Lastpage :
636
Abstract :
Apart from prototyping, reconfigurable architectures find mainly their utility in speeding up the arithmetic or logical treatments. To achieve this goal, it is possible to use a reconfigurable architecture to discharge the processor host from the too complex treatments or for which it is not adapted. The complexity of the treatments entrusted to the coprocessor then varies according to the mode of coupling between this last and the host processor which even influences the cost of communications. This research examines the role of dynamically reconfigurable logic in systems-on-chip (SOC) design. Specifically, in this paper, we carried out the modes of coupling the dynamically configurable cluster DART with a VLIW processor. The implementation of a WCDMA receiver allowed to make qualitative study of various techniques of coupling and to evaluate the performances of the Lx/DART architecture.
Keywords :
code division multiple access; integrated circuit design; logic design; multiprocessing systems; parallel architectures; reconfigurable architectures; system-on-chip; Lx DART architecture; SOC design; VLIW processor; WCDMA receiver; coupling techniques; dynamic reconfigurable logic design; reconfigurable architecture; systems-on-chip design; Acceleration; Arithmetic; Coprocessors; Costs; Multiaccess communication; Performance evaluation; Prototypes; Reconfigurable architectures; Reconfigurable logic; VLIW;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Microelectronics, 2004. ICM 2004 Proceedings. The 16th International Conference on
Print_ISBN :
0-7803-8656-6
Type :
conf
DOI :
10.1109/ICM.2004.1434745
Filename :
1434745
Link To Document :
بازگشت