DocumentCode :
3258131
Title :
Finite state machine synthesis with fault tolerant test function
Author :
Chakradhar, Srimat T. ; Kanjilal, S. ; Agrawal, Vishwani D.
Author_Institution :
NEC, Princeton, NJ, USA
fYear :
1992
fDate :
8-12 Jun 1992
Firstpage :
562
Lastpage :
567
Abstract :
The authors propose a new method of synthesizing programmable logic array (PLA)-based finite-state machines with fault tolerant test machines. The procedure allows arbitrary state encoding. This can be exploited to achieve other objectives like minimizing the area of the PLA. Also, they do not assume an explicit reset state, and test generation does not require traversal of state transition programs. The procedure guarantees bounded-length test sequences for combinationally irredundant crosspoint faults. Experimental results on the MCNC logic synthesis workshop finite-state machine benchmark set showed the practicality of the proposed approach
Keywords :
finite state machines; logic arrays; logic testing; fault tolerant test; finite-state machine benchmark; finite-state machines; state transition programs; Automata; Circuit faults; Circuit testing; Fault tolerance; Logic gates; Logic testing; Page description languages; Performance evaluation; Programmable logic arrays; Very large scale integration;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Design Automation Conference, 1992. Proceedings., 29th ACM/IEEE
Conference_Location :
Anaheim, CA
ISSN :
0738-100X
Print_ISBN :
0-8186-2822-7
Type :
conf
DOI :
10.1109/DAC.1992.227822
Filename :
227822
Link To Document :
بازگشت