DocumentCode :
3258263
Title :
High-level synthesis with pin constraints for multiple-chip designs
Author :
Hung, Yung-Hua ; Parker, Alice C.
Author_Institution :
Dept. of Electr. Eng.-Syst., Univ. of Southern California, Los Angeles, CA, USA
fYear :
1992
fDate :
8-12 Jun 1992
Firstpage :
231
Lastpage :
234
Abstract :
The authors describe an approach to multi-chip data path synthesis, given a behavorial description which has already been partitioned into a number of clusters, with the feasibility of clusters determined. The problem is divided into interchip connection determination and scheduling. A heuristic search technique is described for interchip connection determination. A pipelined RTL design consisting of multiple chips was produced by the software. A set of communication buses among the chips was determined, and the values to be transferred were scheduled on the pins and buses. The RTL design produced satisfied user-supplied constraints, including the number of input-output pins on individual chips
Keywords :
circuit CAD; heuristic programming; behavorial description; clusters; communication buses; data path synthesis; heuristic search technique; high level synthesis; interchip connection determination; multiple-chip designs; pin constraints; pipelined RTL design; scheduling; Clocks; Communication industry; Costs; Digital systems; High level synthesis; Job shop scheduling; Laboratories; Pins; Processor scheduling; Time factors;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Design Automation Conference, 1992. Proceedings., 29th ACM/IEEE
Conference_Location :
Anaheim, CA
ISSN :
0738-100X
Print_ISBN :
0-8186-2822-7
Type :
conf
DOI :
10.1109/DAC.1992.227831
Filename :
227831
Link To Document :
بازگشت